Electrical behavior of p-type PbS-based metal-oxide-semiconductor thin film transistors
Thin Solid Films, ISSN: 0040-6090, Vol: 519, Issue: 1, Page: 512-516
2010
- 30Citations
- 40Captures
Metric Options: Counts1 Year3 YearSelecting the 1-year or 3-year option will change the metrics count to percentiles, illustrating how an article or review compares to other articles or reviews within the selected time period in the same journal. Selecting the 1-year option compares the metrics against other articles/reviews that were also published in the same calendar year. Selecting the 3-year option compares the metrics against other articles/reviews that were also published in the same calendar year plus the two years prior.
Example: if you select the 1-year option for an article published in 2019 and a metric category shows 90%, that means that the article or review is performing better than 90% of the other articles/reviews published in that journal in 2019. If you select the 3-year option for the same article published in 2019 and the metric category shows 90%, that means that the article or review is performing better than 90% of the other articles/reviews published in that journal in 2019, 2018 and 2017.
Citation Benchmarking is provided by Scopus and SciVal and is different from the metrics context provided by PlumX Metrics.
Example: if you select the 1-year option for an article published in 2019 and a metric category shows 90%, that means that the article or review is performing better than 90% of the other articles/reviews published in that journal in 2019. If you select the 3-year option for the same article published in 2019 and the metric category shows 90%, that means that the article or review is performing better than 90% of the other articles/reviews published in that journal in 2019, 2018 and 2017.
Citation Benchmarking is provided by Scopus and SciVal and is different from the metrics context provided by PlumX Metrics.
Article Description
Chemically deposited lead sulfide (PbS) thin films were used as the semiconductor active layer in common-gated thin film transistors. The PbS films were deposited at room temperature on SiO 2 /Si-p wafers. Lift-off was used to define source and drain contacts (gold, Au) on top of the PbS layer with channel lengths ranging from 10 to 80 μm. The Si-p wafer with a back chromium-gold contact served as the common gate for the transistors. Experimental results show that as-deposited PbS are p-type in character and the devices exhibit typical drain current versus source–drain voltage ( I DS – V DS ) behavior as a function of gate voltage. The values of threshold voltage of the devices were in the range from −7.8 to 1.0 V, depending on the channel length. Channel mobility was approximately 10 −4 cm 2 V −1 s −1. The low channel mobility in the devices is attributed to the influence of the microstructure of the nanocrystalline thin films. The electrical performance of the PbS-based devices was improved by thermal annealing the devices in forming gas at 250 °C. In particular, channel mobility increased and threshold voltage decreased as a consequence of the thermal annealing.
Bibliographic Details
http://www.sciencedirect.com/science/article/pii/S0040609010012071; http://dx.doi.org/10.1016/j.tsf.2010.08.092; http://www.scopus.com/inward/record.url?partnerID=HzOxMe3b&scp=77957698890&origin=inward; https://linkinghub.elsevier.com/retrieve/pii/S0040609010012071; https://dul.usage.elsevier.com/doi/; https://api.elsevier.com/content/article/PII:S0040609010012071?httpAccept=text/xml; https://api.elsevier.com/content/article/PII:S0040609010012071?httpAccept=text/plain; https://dx.doi.org/10.1016/j.tsf.2010.08.092
Elsevier BV
Provide Feedback
Have ideas for a new metric? Would you like to see something else here?Let us know